Job Details
Job Information
Other Information
Job Description

Digital Design Engineer
Cupertino, California, United States
Hardware
Summary
Posted: Jun 27, 2025
Weekly Hours: 40
Role Number: 200609213
Imagine what you can do here. Apple is a place where extraordinary people gather to do their lives best work. Together we create products and experiences people once couldn’t have imagined, and now, can’t imagine living without. It’s the diversity of those people and their ideas that inspires the innovation that runs through everything we do.
Description
APPLE INC has the following available in Cupertino, California and various unanticipated locations throughout the USA. Develop detailed design architecture and microarchitecture specifications for high speed SerDes links and controllers for industry standard protocols and other high-speed wireless communication IPs. Write RTL (SystemVerilog) code for hardware descriptions and work with the design verification team to verify the hardware designs, design accuracy and design specifications independently and be able to deliver the complete design collaterals. Design, implement, and debug complex logic designs to optimize performance, power and area. Apply knowledge of ASIC design and integration flows related to power, STA, CDC, RDC, DFT to ensure the quality of the design and IP integration. Work with verification and integration engineers to ensure proper implementation and integration of their design. Develop and maintain methodology and flows related to timing verification and closure to ensure the IPs work under different technology and corners. Support other teams across Apple: verification, system, power analysis, software, firmware, architecture, physical design, etc. Collaborate with other teams including STA, power and physical design team to ensure designs meet power, frequency and area goals by reviewing timing constraints and timing reports, reviewing and optimizing power consumption for both dynamic and static power, and optimize design areas. Collaborate with software and firmware team on correct configuration and settings to the hardware. 40 hours/week. At Apple, base pay is one part of our total compensation package and is determined within a range. This provides the opportunity to progress as you grow and develop within a role. The base pay range for this role is between $143,100 - $214,500/yr and your base pay will depend on your skills, qualifications, experience, and location.
PAY & BENEFITS: Apple employees also have the opportunity to become an Apple shareholder through participation in Apple’s discretionary employee stock programs. Apple employees are eligible for discretionary restricted stock unit awards, and can purchase Apple stock at a discount if voluntarily participating in Apple’s Employee Stock Purchase Plan. You’ll also receive benefits including: Comprehensive medical and dental coverage, retirement benefits, a range of discounted products and free services, and for formal education related to advancing your career at Apple, reimbursement for certain educational expenses — including tuition. Additionally, this role might be eligible for discretionary bonuses or commission payments as well as relocation. Learn more about Apple Benefits: https://www.apple.com/careers/us/benefits.html.
Note: Apple benefit, compensation and employee stock programs are subject to eligibility requirements and other terms of the applicable plan or program.
Minimum Qualifications
Master’s degree or foreign equivalent in Electrical Engineering, Electronic Engineering or related field and 1 year of experience in the job offered or related occupation.
1 year experience in each of the following skills:
Utilizing System Verilog or Verilog to wrote RTL for the high speed communication IPs
Utilizing Scripting language (Python, Perl, or TCL), including automating the RTL integration flow, process verification, synthesis and timing reports, and building hardware models.
Utilizing CDC, RDC tools/techniques, and knowledge of multiple clock domains, multiple reset domains and fixing issues.
Knowledge in RTL Design with complex FSMs, and power saving features.
Knowledge in IP Integration including clock/reset module design, clock/power gating implementation, fabric/bus system configuration and design.
Industry low power methodologies including UPF/CPF and low power check techniques.
High speed interface design (source synchronous bus, SerDes)
Utilizing Synthesis tools from Synopsys, Cadence and setting the correct constraints for synthesis, and knowledge of LEC/LEQ tools and doing ECOs
Knowledge of computer architecture and SOC’s
Low power design concepts and implementation, including clock gating, power gating, and DVFS.
Knowledge of modern wireless communication theory and concepts
Preferred Qualifications
- N/A
Apple is an equal opportunity employer that is committed to inclusion and diversity. We seek to promote equal opportunity for all applicants without regard to race, color, religion, sex, sexual orientation, gender identity, national origin, disability, Veteran status, or other legally protected characteristics.Learn more about your EEO rights as an applicant (https://www.eeoc.gov/sites/default/files/2023-06/22-088_EEOC_KnowYourRights6.12ScreenRdr.pdf) .
Apple is an equal opportunity employer that is committed to inclusion and diversity. We seek to promote equal opportunity for all applicants without regard to race, color, religion, sex, sexual orientation, gender identity, national origin, disability, Veteran status, or other legally protected characteristics.Learn more about your EEO rights as an applicant (https://www.eeoc.gov/sites/default/files/2023-06/22-088_EEOC_KnowYourRights6.12ScreenRdr.pdf) .
Apple will not discriminate or retaliate against applicants who inquire about, disclose, or discuss their compensation.
Apple participates in the E-Verify program in certain locations as required by law.Learn more about the E-Verify program (https://www.apple.com/jobs/pdf/EverifyPosterEnglish.pdf) .
Apple is committed to working with and providing reasonable accommodation to applicants with physical and mental disabilities. Reasonable Accommodation and Drug Free Workplace policy Learn more .
Apple is a drug-free workplace. Reasonable Accommodation and Drug Free Workplace policy Learn more .
Apple will consider for employment all qualified applicants with criminal histories in a manner consistent with applicable law. If you’re applying for a position in San Francisco, review the San Francisco Fair Chance Ordinance guidelines applicable in your area.
It is unlawful in Massachusetts to require or administer a lie detector test as a condition of employment or continued employment. An employer who violates this law shall be subject to criminal penalties and civil liability.
Other Details
