Job Details

Job Information

CPU Power Management Microarchitect/RTL Engineer
AWM-5093-CPU Power Management Microarchitect/RTL Engineer
10/30/2025
11/4/2025
Negotiable
Permanent

Other Information

www.apple.com
Beaverton, OR, 97075, USA
Beaverton
Oregon
United States
97075

Job Description

No Video Available
 

Role Number: 200628804-0505

Summary

Imagine what you could do here. At Apple, new ideas have a way of becoming extraordinary products, services and customer experiences very quickly. Bring passion and dedication to your job and there's no telling what you could accomplish. Dynamic, hard-working people and inspiring, innovative technologies are the norm here. The people who work here have reinvented entire industries with all Apple Hardware products! The same passion for innovation that goes into our products also applies to our practices strengthening our commitment to leave the world better than we found it. Do you want to join us in these pursuits? Join us to help deliver the next groundbreaking Apple product!

Apple’s Silicon Engineering Group (SEG) designs high-performance, low power microprocessors that power our innovative products, including the iPhone, iPad, Watch, Vision Pro, and Mac. We are looking for an experienced engineer to help drive architecture and RTL for world-class CPU power management solutions.

Description

As a CPU RTL Architect, you will own or participate in the following:

• Micro-architecture development and specification - from early high-level architectural exploration, through micro-architectural research and arriving at a detailed specification
• RTL ownership - development, assessment and refinement of RTL design to target power, performance, area and timing goals
• Verification - support the verification team in test bench development, formal methods, and simulation/emulation for functional verification
• Performance exploration and correlation - explore high-performance strategies and work with the performance verification team to verify that the RTL design meets targeted performance
• Design delivery - work with multi-functional engineering team to implement and verify physical design on the aspects of timing, area, reliability, testability and power

Minimum Qualifications

  • Minimum BS and 10+ years of relevant industry experience

  • Experience with microprocessor architecture

  • Experience with logic design principles with timing and power implications

  • Experience in Verilog or VHDL

  • Experience with simulators and waveform debugging process

Preferred Qualifications

  • Expertise in one or more of the following areas: dynamic voltage and frequency scaling (DVFS/DVFM), advanced thermal and energy management, power state definition and management, dynamic clocking solutions, Di/dt mitigation strategies, micro-architecture strategies for improved power integrity, debug solutions, error handling, reset control, clock generation and asynchronous clock crossing strategies

  • Understanding of low power microarchitecture techniques

  • Understanding of high-performance techniques and trade-offs in a CPU microarchitecture

  • Experience in C or C++ programming

  • Experience using an interpretive language such as Perl or Python

Apple is an equal opportunity employer that is committed to inclusion and diversity. We seek to promote equal opportunity for all applicants without regard to race, color, religion, sex, sexual orientation, gender identity, national origin, disability, Veteran status, or other legally protected characteristics. Learn more about your EEO rights as an applicant (https://www.eeoc.gov/sites/default/files/2023-06/22-088_EEOC_KnowYourRights6.12ScreenRdr.pdf) .

Other Details

No Video Available
--

About Organization

 
About Organization